a8S(R:friendlyarm,cm3588-nasfriendlyarm,cm3588rockchip,rk3588 +7FriendlyElec CM3588 NASaliases=/pinctrl/gpio@fd8a0000C/pinctrl/gpio@fec20000I/pinctrl/gpio@fec30000O/pinctrl/gpio@fec40000U/pinctrl/gpio@fec50000[/i2c@fd880000`/i2c@fea90000e/i2c@feaa0000j/i2c@feab0000o/i2c@feac0000t/i2c@fead0000y/i2c@fec80000~/i2c@fec90000/i2c@feca0000/serial@fd890000/serial@feb40000/serial@feb50000/serial@feb60000/serial@feb70000/serial@feb80000/serial@feb90000/serial@feba0000/serial@febb0000/serial@febc0000/spi@feb00000/spi@feb10000/spi@feb20000/spi@feb30000/spi@fecb0000/mmc@fe2e0000/mmc@fe2c0000cpus+cpu-mapcluster0core0core1core2core3cluster1core0core1cluster2core0core1 cpu@0cpuarm,cortex-a55 psci0 7 G0,\ ly@@  cpu@100cpuarm,cortex-a55 psci0 \ ly@@ cpu@200cpuarm,cortex-a55 psci0 \ ly@@ cpu@300cpuarm,cortex-a55 psci0 \ ly@@ cpu@400cpuarm,cortex-a76 psci0 7 G0,\ ly@@cpu@500cpuarm,cortex-a76 psci0 \ ly@@cpu@600cpuarm,cortex-a76 psci0 7 G0,\ ly@@cpu@700cpuarm,cortex-a76 psci0 \ ly@@ idle-states%pscicpu-sleeparm,idle-state2CZdkx{ l2-cache-l0cachen{@ l2-cache-l1cachen{@l2-cache-l2cachen{@l2-cache-l3cachen{@l2-cache-b0cachen{@l2-cache-b1cachen{@l2-cache-b2cachen{@l2-cache-b3cachen{@l3-cachecachen0{@display-subsystemrockchip,display-subsystemfirmwareopteelinaro,optee-tzsmcscmi arm,scmi-smc+protocol@14  protocol@16 pmu-a55arm,cortex-a55-pmupmu-a76arm,cortex-a76-pmupsci arm,psci-1.0smcclock-0 fixed-clock)׫splltimerarm,armv8-timerP    %sec-physphysvirthyp-physhyp-virtclock-1 fixed-clockn6xin24mclock-2 fixed-clockxin32kreserved-memory+shmem@10f000arm,scmi-shmem gpu@fb000000*rockchip,rk3588-maliarm,mali-valhall-csf 7 G 0#corecoregroupstacks 0\]^ jobmmugpu/ =okay!D"P"usb@fc000000rockchip,rk3588-dwc3snps,dwc3 @0#ref_clksuspend_clkbus_clk\otg d#$iusb2-phyusb3-phy sutmi_wide/ |R =okay/portendpoint?%usb@fc800000"rockchip,rk3588-ehcigeneric-ehci 0&d'iusb/ =okayusb@fc840000"rockchip,rk3588-ohcigeneric-ohci 0&d'iusb/ =okayusb@fc880000"rockchip,rk3588-ehcigeneric-ehci 0(d)iusb/ =okayusb@fc8c0000"rockchip,rk3588-ohcigeneric-ohci 0(d)iusb/ =okayusb@fcd00000rockchip,rk3588-dwc3snps,dwc3 @(0jihkr&#ref_clksuspend_clkbus_clkutmipipe\hostd* iusb3-phy sutmi_wide|4 O=okayiommu@fc900000 arm,smmu-v3 @qsvoeventqgerrorpriqcmdq-synci =disablediommu@fcb00000 arm,smmu-v3 @}{eventqgerrorpriqcmdq-synci =disabledsyscon@fd58a000)rockchip,rk3588-pmugrfsysconsimple-mfd Xqsyscon@fd58c000rockchip,rk3588-sys-grfsyscon Xlsyscon@fd5a4000rockchip,rk3588-vop-grfsyscon Z@ msyscon@fd5a6000rockchip,rk3588-vo0-grfsyscon Z` 0syscon@fd5a8000rockchip,rk3588-vo1-grfsyscon Z@0nsyscon@fd5ac000rockchip,rk3588-usb-grfsyscon Z@syscon@fd5b0000rockchip,rk3588-php-grfsyscon [.syscon@fd5bc000$rockchip,rk3588-pipe-phy-grfsyscon [syscon@fd5c4000$rockchip,rk3588-pipe-phy-grfsyscon \@syscon@fd5c8000$rockchip,rk3588-usbdpphy-grfsyscon \@syscon@fd5d0000.rockchip,rk3588-usb2phy-grfsysconsimple-mfd ]@+usb2phy@0rockchip,rk3588-usb2phy 0#phyclk usb480m_phy0|mvphyapb=okayotg-port=okay+#syscon@fd5d8000.rockchip,rk3588-usb2phy-grfsysconsimple-mfd ]@+usb2phy@8000rockchip,rk3588-usb2phy 0#phyclk usb480m_phy2|ovphyapb=okay&host-port=okay,'syscon@fd5dc000.rockchip,rk3588-usb2phy-grfsysconsimple-mfd ]@+usb2phy@c000rockchip,rk3588-usb2phy 0#phyclk usb480m_phy3|p vphyapb=okay(host-port=okay-)syscon@fd5e0000$rockchip,rk3588-hdptxphy-grfsyscon ^syscon@fd5f0000rockchip,rk3588-iocsyscon _sram@fd600000 mmio-sram ``+clock-controller@fd7c0000rockchip,rk3588-cru |7]q@GA.2Fq)׫ׄe/ׄ eZ р .i2c@fd880000(rockchip,rk3588-i2crockchip,rk3399-i2c =0ts #i2cpclk/default+=okayregulator@42rockchip,rk8602 Bvdd_cpu_big0_s0dp'?T0regulator-state-mem_regulator@43 rockchip,rk8603rockchip,rk8602 Cvdd_cpu_big1_s0dp'?T0regulator-state-mem_serial@fd890000&rockchip,rk3588-uartsnps,dw-apb-uart K0#baudclkapb_pclkx11}txrx2default =disabledpwm@fd8b0000(rockchip,rk3588-pwmrockchip,rk3328-pwm 0 #pwmpclk3default =disabledpwm@fd8b0010(rockchip,rk3588-pwmrockchip,rk3328-pwm 0 #pwmpclk4default=okaypwm@fd8b0020(rockchip,rk3588-pwmrockchip,rk3328-pwm 0 #pwmpclk5default =disabledpwm@fd8b0030(rockchip,rk3588-pwmrockchip,rk3328-pwm 00 #pwmpclk6default=okaypower-management@fd8d8000&rockchip,rk3588-pmusysconsimple-mfd opower-controller!rockchip,rk3588-power-controller+=okay power-domain@8 +power-domain@9  0!#" 789+power-domain@10 0!#":power-domain@11 0!#";power-domain@12 0<=>?power-domain@13 +power-domain@14 (0@power-domain@15  0Apower-domain@16 0 BCD+power-domain@17  0 EFGpower-domain@21 0 HIJKLMNO+power-domain@23 0CAPpower-domain@14  0@power-domain@15 0Apower-domain@22 0Qpower-domain@24 0[Z]RS+power-domain@25 80ZTpower-domain@26 80QUVpower-domain@27 00WXYZ+power-domain@28  0[\power-domain@29 (0]^power-domain@30 0z{_power-domain@31 @0W`abcpower-domain@33 !0WZ[power-domain@34 "0WZ[power-domain@37 %02dpower-domain@38 &045power-domain@40 (evideo-codec@fdb50000+rockchip,rk3588-vpu121rockchip,rk3568-vpu wvdpu0 #aclkhclkf/ iommu@fdb50800,rockchip,rk3588-iommurockchip,rk3568-iommu @v #aclkiface0/ ifrga@fdb80000(rockchip,rk3588-rgarockchip,rk3288-rga t0#aclkhclksclk|rqp vcoreaxiahb/ video-codec@fdba0000rockchip,rk3588-vepu121 z0 #aclkhclkg/ iommu@fdba0800,rockchip,rk3588-iommurockchip,rk3568-iommu @y0 #aclkiface/ igvideo-codec@fdba4000rockchip,rk3588-vepu121 @|0 #aclkhclkh/ iommu@fdba4800,rockchip,rk3588-iommurockchip,rk3568-iommu H@{0 #aclkiface/ ihvideo-codec@fdba8000rockchip,rk3588-vepu121 ~0 #aclkhclki/ iommu@fdba8800,rockchip,rk3588-iommurockchip,rk3568-iommu @}0 #aclkiface/ iivideo-codec@fdbac000rockchip,rk3588-vepu121 0 #aclkhclkj/ iommu@fdbac800,rockchip,rk3588-iommurockchip,rk3568-iommu @0 #aclkiface/ ijvideo-codec@fdc70000rockchip,rk3588-av1-vpu lvdpu7ACGׄׄ0AC #aclkhclk/  |vop@fdd90000rockchip,rk3588-vop  BPvopgamma-lut80]\abcd[7#aclkhclkdclk_vp0dclk_vp1dclk_vp2dclk_vp3pclk_vopk/ lmno =disabledports+port@0+ port@1+ port@2+ port@3+ iommu@fdd97e00,rockchip,rk3588-iommurockchip,rk3568-iommu  ~0]\ #aclkifacei/  =disabledki2s@fddc0000rockchip,rk3588-i2s-tdm 0#mclk_txmclk_rxhclk7xp}tx/ |vtx-m =disabledi2s@fddf0000rockchip,rk3588-i2s-tdm 0445#mclk_txmclk_rxhclk71xp}tx/ |vtx-m=okayi2s@fddfc000rockchip,rk3588-i2s-tdm 000,#mclk_txmclk_rxhclk7-xp}rx/ |vrx-m =disabledqos@fdf35000rockchip,rk3588-qossyscon P <qos@fdf35200rockchip,rk3588-qossyscon R =qos@fdf35400rockchip,rk3588-qossyscon T >qos@fdf35600rockchip,rk3588-qossyscon V ?qos@fdf36000rockchip,rk3588-qossyscon ` _qos@fdf39000rockchip,rk3588-qossyscon dqos@fdf3d800rockchip,rk3588-qossyscon eqos@fdf3e000rockchip,rk3588-qossyscon aqos@fdf3e200rockchip,rk3588-qossyscon `qos@fdf3e400rockchip,rk3588-qossyscon bqos@fdf3e600rockchip,rk3588-qossyscon cqos@fdf40000rockchip,rk3588-qossyscon ]qos@fdf40200rockchip,rk3588-qossyscon  ^qos@fdf40400rockchip,rk3588-qossyscon  Wqos@fdf40500rockchip,rk3588-qossyscon  Xqos@fdf40600rockchip,rk3588-qossyscon  Yqos@fdf40800rockchip,rk3588-qossyscon  Zqos@fdf41000rockchip,rk3588-qossyscon  [qos@fdf41100rockchip,rk3588-qossyscon  \qos@fdf60000rockchip,rk3588-qossyscon Bqos@fdf60200rockchip,rk3588-qossyscon  Cqos@fdf60400rockchip,rk3588-qossyscon  Dqos@fdf61000rockchip,rk3588-qossyscon  Eqos@fdf61200rockchip,rk3588-qossyscon  Fqos@fdf61400rockchip,rk3588-qossyscon  Gqos@fdf62000rockchip,rk3588-qossyscon @qos@fdf63000rockchip,rk3588-qossyscon 0 Aqos@fdf64000rockchip,rk3588-qossyscon @ Pqos@fdf66000rockchip,rk3588-qossyscon ` Hqos@fdf66200rockchip,rk3588-qossyscon b Iqos@fdf66400rockchip,rk3588-qossyscon d Jqos@fdf66600rockchip,rk3588-qossyscon f Kqos@fdf66800rockchip,rk3588-qossyscon h Lqos@fdf66a00rockchip,rk3588-qossyscon j Mqos@fdf66c00rockchip,rk3588-qossyscon l Nqos@fdf66e00rockchip,rk3588-qossyscon n Oqos@fdf67000rockchip,rk3588-qossyscon p Qqos@fdf67200rockchip,rk3588-qossyscon r qos@fdf70000rockchip,rk3588-qossyscon :qos@fdf71000rockchip,rk3588-qossyscon  ;qos@fdf72000rockchip,rk3588-qossyscon 7qos@fdf72200rockchip,rk3588-qossyscon " 8qos@fdf72400rockchip,rk3588-qossyscon $ 9qos@fdf80000rockchip,rk3588-qossyscon Tqos@fdf81000rockchip,rk3588-qossyscon  Uqos@fdf81200rockchip,rk3588-qossyscon  Vqos@fdf82000rockchip,rk3588-qossyscon Rqos@fdf82200rockchip,rk3588-qossyscon " Sdfi@fe060000 rockchip,rk3588-dfi@&0:qpcie@fe180000*rockchip,rk3588-pcierockchip,rk3568-pcie,0?00CH>MR)#aclk_mstaclk_slvaclk_dbipclkauxpipepciPsyspmcmsglegacyerr6G`Zrrrrhy0s0dt ipcie-phy/ "T @ @0 @@dbiapbconfig|). vpwrpipe+=okaydefaultu vwlegacy-interrupt-controller6 rpcie@fe190000*rockchip,rk3588-pcierockchip,rk3568-pcie,@O00DI?NSs)#aclk_mstaclk_slvaclk_dbipclkauxpipepciPsyspmcmsglegacyerr6G`Zxxxxhy@s@dy ipcie-phy/ "T @ @0 A@dbiapbconfig|*/ vpwrpipe+=okaydefaultz v{legacy-interrupt-controller6 xethernet@fe1c0000&rockchip,rk3588-gmacsnps,dwmac-4.20a  macirqeth_wake_irq(067Y^50#stmmacethclk_mac_refpclk_macaclk_macptp_ref/ !|$ vstmmacethl.|}~# =disabledmdiosnps,dwmac-mdio+stmmac-axi-config,6F|rx-queues-configV}queue0queue1tx-queues-configl~queue0queue1sata@fe210000'rockchip,rk3588-dwc-ahcisnps,dwc-ahci !(0b_eTo#satapmaliverxoobrefasic+ =disabledsata-port@0 @dy isata-phy  sata@fe230000'rockchip,rk3588-dwc-ahcisnps,dwc-ahci #(0dagVq#satapmaliverxoobrefasic+ =disabledsata-port@0 @d* isata-phy  spi@fe2b0000 rockchip,sfc +@0/0#clk_sfchclk_sfc+ =disabledmmc@fe2c00000rockchip,rk3588-dw-mshcrockchip,rk3288-dw-mshc ,@ 0  #biuciuciu-driveciu-sampleрdefault/ (=okay 'mmc@fe2d00000rockchip,rk3588-dw-mshcrockchip,rk3288-dw-mshc -@ 0#biuciuciu-driveciu-sample default/ % =disabledmmc@fe2e0000rockchip,rk3588-dwcmshc .7-., G n6 (0,*+-.#corebusaxiblocktimer default(|vcorebusaxiblocktimer=okay4C]c'i2s@fe470000rockchip,rk3588-i2s-tdm G0+/(#mclk_txmclk_rxhclk7)-x11}txrx/ &|*+ vtx-mrx-mqdefault=okayi2s@fe480000rockchip,rk3588-i2s-tdm H0y}u#mclk_txmclk_rxhclkx11}txrx|^_ vtx-mrx-mqdefault( =disabledi2s@fe490000(rockchip,rk3588-i2srockchip,rk3066-i2s I0#i2s_clki2s_hclk7x}txrx/ &default =disabledi2s@fe4a0000(rockchip,rk3588-i2srockchip,rk3066-i2s J0%#i2s_clki2s_hclk7"x}txrx/ &default =disabledinterrupt-controller@fe600000 arm,gic-v3  `h a86+msi-controller@fe640000arm,gic-v3-its dsmsi-controller@fe660000arm,gic-v3-its fppi-partitionsinterrupt-partition-0interrupt-partition-1 dma-controller@fea10000arm,pl330arm,primecell @ VW0n #apb_pclk1dma-controller@fea30000arm,pl330arm,primecell @ XY0o #apb_pclki2c@fea90000(rockchip,rk3588-i2crockchip,rk3399-i2c 0{ #i2cpclk>default+ =disabledi2c@feaa0000(rockchip,rk3588-i2crockchip,rk3399-i2c 0| #i2cpclk?default+=okayregulator@42rockchip,rk8602 B vdd_npu_s0dp'~?T0regulator-state-mem_i2c@feab0000(rockchip,rk3588-i2crockchip,rk3399-i2c 0} #i2cpclk@default+ =disabledi2c@feac0000(rockchip,rk3588-i2crockchip,rk3399-i2c 0~ #i2cpclkAdefault+ =disabledi2c@fead0000(rockchip,rk3588-i2crockchip,rk3399-i2c 0 #i2cpclkBdefault+ =disabledtimer@feae0000,rockchip,rk3588-timerrockchip,rk3288-timer !0TW #pclktimerwatchdog@feaf0000 rockchip,rk3588-wdtsnps,dw-wdt 0dc #tclkpclk;spi@feb00000(rockchip,rk3588-spirockchip,rk3066-spi F0#spiclkapb_pclkx11}txrxdefault+ =disabledspi@feb10000(rockchip,rk3588-spirockchip,rk3066-spi G0#spiclkapb_pclkx11}txrx default+ =disabledspi@feb20000(rockchip,rk3588-spirockchip,rk3066-spi H0#spiclkapb_pclkx}txrxdefault+=okay7G pmic@0rockchip,rk806  defaultB@ 0 #0 /0 ;0 G0 S0 _0 k0 w0 0  0   0  dvs1-null-pins gpio_pwrctrl1 pin_fun0dvs2-null-pins gpio_pwrctrl2 pin_fun0dvs3-null-pins gpio_pwrctrl3 pin_fun0regulatorsdcdc-reg1dp'~?0 vdd_gpu_s0 "regulator-state-mem_dcdc-reg2dp'~?0vdd_cpu_lit_s0regulator-state-mem_dcdc-reg3 L' q?0 vdd_log_s0regulator-state-mem_  qdcdc-reg4dp'~?0 vdd_vdenc_s0regulator-state-mem_dcdc-reg5 L' ?0 vdd_ddr_s0regulator-state-mem_  Pdcdc-reg6 vdd2_ddr_s3regulator-state-mem 2dcdc-reg7'?0vdd_2v0_pldo_s3regulator-state-mem 2 dcdc-reg82Z'2Z vcc_3v3_s3regulator-state-mem 2 2Zdcdc-reg9 vddq_ddr_s0regulator-state-mem_dcdc-reg10w@'w@ vcc_1v8_s3regulator-state-mem 2 w@pldo-reg1w@'w@ avcc_1v8_s0regulator-state-mem_pldo-reg2w@'w@ vcc_1v8_s0regulator-state-mem_ w@pldo-reg3O'O avdd_1v2_s0regulator-state-mem_pldo-reg42Z'2Z?0 vcc_3v3_s0regulator-state-mem_pldo-reg5w@'2Z?0 vccio_sd_s0regulator-state-mem_pldo-reg6w@'w@ pldo6_s3regulator-state-mem 2 w@nldo-reg1 q' q vdd_0v75_s3regulator-state-mem 2  qnldo-reg2 P' Pvdd_ddr_pll_s0regulator-state-mem_  Pnldo-reg3 q' q avdd_0v75_s0regulator-state-mem_nldo-reg4 P' P vdd_0v85_s0regulator-state-mem_nldo-reg5 q' q vdd_0v75_s0regulator-state-mem_spi@feb30000(rockchip,rk3588-spirockchip,rk3066-spi I0#spiclkapb_pclkx}txrx default+ =disabledserial@feb40000&rockchip,rk3588-uartsnps,dw-apb-uart L0#baudclkapb_pclkx11 }txrxdefault =disabledserial@feb50000&rockchip,rk3588-uartsnps,dw-apb-uart M0#baudclkapb_pclkx1 1 }txrxdefault=okayserial@feb60000&rockchip,rk3588-uartsnps,dw-apb-uart N0#baudclkapb_pclkx1 1 }txrxdefault =disabledserial@feb70000&rockchip,rk3588-uartsnps,dw-apb-uart O0#baudclkapb_pclkx }txrxdefault =disabledserial@feb80000&rockchip,rk3588-uartsnps,dw-apb-uart P0#baudclkapb_pclkx }txrxdefault =disabledserial@feb90000&rockchip,rk3588-uartsnps,dw-apb-uart Q0#baudclkapb_pclkx }txrxdefault=okayserial@feba0000&rockchip,rk3588-uartsnps,dw-apb-uart R0#baudclkapb_pclkxpp}txrxdefault =disabledserial@febb0000&rockchip,rk3588-uartsnps,dw-apb-uart S0#baudclkapb_pclkxp p }txrxdefault =disabledserial@febc0000&rockchip,rk3588-uartsnps,dw-apb-uart T0#baudclkapb_pclkxp p }txrxdefault =disabledpwm@febd0000(rockchip,rk3588-pwmrockchip,rk3328-pwm 0LK #pwmpclkdefault =disabledpwm@febd0010(rockchip,rk3588-pwmrockchip,rk3328-pwm 0LK #pwmpclkdefault=okaypwm@febd0020(rockchip,rk3588-pwmrockchip,rk3328-pwm 0LK #pwmpclkdefault =disabledpwm@febd0030(rockchip,rk3588-pwmrockchip,rk3328-pwm 00LK #pwmpclkdefault =disabledpwm@febe0000(rockchip,rk3588-pwmrockchip,rk3328-pwm 0ON #pwmpclkdefault=okaypwm@febe0010(rockchip,rk3588-pwmrockchip,rk3328-pwm 0ON #pwmpclkdefault=okaypwm@febe0020(rockchip,rk3588-pwmrockchip,rk3328-pwm 0ON #pwmpclkdefault =disabledpwm@febe0030(rockchip,rk3588-pwmrockchip,rk3328-pwm 00ON #pwmpclkdefault =disabledpwm@febf0000(rockchip,rk3588-pwmrockchip,rk3328-pwm 0RQ #pwmpclkdefault =disabledpwm@febf0010(rockchip,rk3588-pwmrockchip,rk3328-pwm 0RQ #pwmpclkdefault =disabledpwm@febf0020(rockchip,rk3588-pwmrockchip,rk3328-pwm 0RQ #pwmpclkdefault=okaypwm@febf0030(rockchip,rk3588-pwmrockchip,rk3328-pwm 00RQ #pwmpclkdefault =disabledthermal-zonespackage-thermal J ` ntripspackage-crit ~8  criticalbigcore0-thermal Jd ` ntripsbigcore0-alert ~L passivebigcore0-crit ~8  criticalcooling-mapsmap0  bigcore2-thermal Jd ` ntripsbigcore2-alert ~L passivebigcore2-crit ~8  criticalcooling-mapsmap0   littlecore-thermal Jd ` ntripslittlecore-alert ~L passivelittlecore-crit ~8  criticalcooling-mapsmap0 0 center-thermal J ` ntripscenter-crit ~8  criticalgpu-thermal Jd ` ntripsgpu-alert ~L passivegpu-crit ~8  criticalcooling-mapsmap0  npu-thermal J ` ntripsnpu-crit ~8  criticaltsadc@fec00000rockchip,rk3588-tsadc 0#tsadcapb_pclk7G|VWvtsadc-apbtsadc    defaultsleep =okayadc@fec10000rockchip,rk3588-saradc  0#saradcapb_pclk|U vsaradc-apb=okay $i2c@fec80000(rockchip,rk3588-i2crockchip,rk3399-i2c 0 #i2cpclkCdefault+=okay @rtc@51haoyu,hym8563 Qhym8563 default 0typec-portc@22 fcs,fusb302 " default >+connectorusb-c-connector Jdual TUSB-C Zsource e qsource >+ports+port@0 endpoint?port@1 endpoint?%port@2 endpoint?i2c@fec90000(rockchip,rk3588-i2crockchip,rk3399-i2c 0 #i2cpclkDdefault+=okay @audio-codec@1brealtek,rt5616 71G01#mclki2c@feca0000(rockchip,rk3588-i2crockchip,rk3399-i2c 0 #i2cpclkEdefault+=okayspi@fecb0000(rockchip,rk3588-spirockchip,rk3066-spi J0#spiclkapb_pclkxp p}txrxdefault+ =disabledefuse@fecc0000rockchip,rk3588-otp  0#otpapb_pclkphyarb| votpapbarb+cpu-code@2 id@7 cpu-leakage@17 cpu-leakage@18 cpu-leakage@19 log-leakage@1a gpu-leakage@1b cpu-version@1c  npu-leakage@28 (codec-leakage@29 )dma-controller@fed10000arm,pl330arm,primecell @ Z[0p #apb_pclkpphy@fed60000rockchip,rk3588-hdptx-phy 0T#refapb8|#cde!""vphyapbinitcmnlaneroplllcpll =disabledphy@fed80000rockchip,rk3588-usbdp-phy 0lV#refclkimmortalpclkutmi(|   vinitcmnlanepcs_apbpma_apb    =okay   v v$port+endpoint@0 ?endpoint@1 ?phy@fee00000rockchip,rk3588-naneng-combphy 0vW #refapbpipe7G|<Cvphyapb . =okayyphy@fee20000rockchip,rk3588-naneng-combphy 0xW #refapbpipe7G|>Evphyapb . =okay*sram@ff001000 mmio-sram +pinctrlrockchip,rk3588-pinctrl+gpio@fd8a0000rockchip,gpio-bank 0qr  2  6 >MicroSD detect [SDMMC_DET_L]Pin 10 [UART0_RX_M0]Pin 08 [UART0_TX_M0/PWM4_M0]Pin 32 [PWM5_M1]USB3 Type-C [CC_INT_L]IR receiver [PWM3_IR_M0]User Buttongpio@fec20000rockchip,gpio-bank 0st  2  6 >Pin 27 [UART6_RX_M1]Pin 28 [UART6_TX_M1]USB2 Type-A [USB2_PWREN]Pin 15Pin 26Pin 21 [SPI0_MISO_M2]Pin 19 [SPI0_MOSI_M2/UART4_RX_M2]Pin 23 [SPI0_CLK_M2/UART4_TX_M2]Pin 24 [SPI0_CS0_M2/UART7_RX_M2]Pin 22 [SPI0_CS1_M0/UART7_TX_M2]CSI-Pin 14 [MIPI_CAM2_CLKOUT]Headphone detect [HP_DET_L]USB3 Type-C [TYPEC5V_PWREN_H]5V Fan [PWM1_M1]HDMI-in detect [HDMIIRX_DET_L]Pin 05 [I2C8_SCL_M2]Pin 03 [I2C8_SDA_M2]gpio@fec30000rockchip,gpio-bank 0uv  2@  6 >SPI NOR Flash [FSPI_D0_M1]SPI NOR Flash [FSPI_D1_M1]SPI NOR Flash [FSPI_D2_M1]SPI NOR Flash [FSPI_D3_M1]SPI NOR Flash [FSPI_CLK_M1]SPI NOR Flash [FSPI_CSN0_M1]CSI-Pin 11 [MIPI_CAM2_RESET_L]CSI-Pin 12 [MIPI_CAM2_PDN_L] gpio@fec40000rockchip,gpio-bank 0wx  2`  6 >Pin 35 [SPI4_MISO_M1/PWM10_M0]Pin 38 [SPI4_MOSI_M1]Pin 40 [SPI4_CLK_M1/UART8_TX_M1]Pin 36 [SPI4_CS0_M1/UART8_RX_M1]Pin 37 [SPI4_CS1_M1]USB3-A #2 [USB3_2_PWREN]DSI-Pin 12 [LCD_RST]Buzzer [PWM8_M0]Pin 33 [PWM9_M0]DSI-Pin 10 [PWM2_M1/LCD_BL]Pin 07Pin 16Pin 18Pin 29 [UART3_TX_M1/PWM12_M0]Pin 31 [UART3_RX_M1/PWM13_M0]Pin 12DSI-Pin 08 [TP_INT_L]DSI-Pin 14 [TP_RST_L]Pin 11 [PWM14_M0]Pin 13 [PWM15_IR_M0]DSI-Pin 06 [I2C5_SCL_M0_TP]DSI-Pin 05 [I2C5_SDA_M0_TP]gpio@fec50000rockchip,gpio-bank 0yz  2  6 >M.2 M-Key Slot4 [M2_D_PERST_L]USB3-A #1 [USB3_TYPEC1_PWREN]M.2 M-Key Slot3 [M2_C_PERST_L]M.2 M-Key Slot2 [M2_B_PERST_L]M.2 M-Key Slot1 [M2_A_CLKREQ_L]M.2 M-Key Slot1 [M2_A_PERST_L]vpcfg-pull-up Npcfg-pull-down [pcfg-pull-none jpcfg-pull-none-drv-level-2 j wpcfg-pull-up-drv-level-1 N wpcfg-pull-up-drv-level-2 N wpcfg-pull-none-smt j auddsmbt1120can0can1can2cifclk32kcpuddrphych0ddrphych1ddrphych2ddrphych3dp0dp1emmcemmc-rstnout emmc-bus8 emmc-clk emmc-cmd emmc-data-strobe eth1fspigmac1gpuhdmii2c0i2c0m2-xfer /i2c1i2c1m0-xfer  i2c2i2c2m0-xfer   i2c3i2c3m0-xfer   i2c4i2c4m0-xfer   i2c5i2c5m0-xfer   i2c6i2c6m0-xfer   i2c7i2c7m0-xfer   i2c8i2c8m2-xfer   i2s0i2s0-lrck i2s0-mclk i2s0-sclk i2s0-sdi0 i2s0-sdo0 i2s1i2s1m0-lrck i2s1m0-sclk i2s1m0-sdi0 i2s1m0-sdi1 i2s1m0-sdi2 i2s1m0-sdi3 i2s1m0-sdo0  i2s1m0-sdo1  i2s1m0-sdo2  i2s1m0-sdo3  i2s2i2s2m1-lrck i2s2m1-sclk  i2s2m1-sdi  i2s2m1-sdo  i2s3i2s3-lrck i2s3-sclk i2s3-sdi i2s3-sdo jtaglitcpumcumipinpupcie20x1pcie30phypcie30x1pcie30x2pcie30x4pdm0pdm1pmicpmic-pinsp pmupwm0pwm0m0-pins 3pwm1pwm1m1-pins  4pwm2pwm2m1-pins  5pwm3pwm3m0-pins 6pwm4pwm4m1-pins  pwm5pwm5m1-pins  pwm6pwm6m0-pins  pwm7pwm7m0-pins  pwm8pwm8m0-pins  pwm9pwm9m0-pins  pwm10pwm10m0-pins  pwm11pwm11m0-pins  pwm12pwm12m0-pins  pwm13pwm13m0-pins  pwm14pwm14m0-pins  pwm15pwm15m0-pins  refclksatasata0sata1sata2sdiosdiom1-pins` sdmmcsdmmc-bus4@ sdmmc-clk sdmmc-cmd sdmmc-det sd-s0-pwr spdif0spdif1spi0spi0m2-pins0    spi0m2-cs0  spi1spi1m1-pins0 spi1m1-cs0 spi1m1-cs1 spi2spi2m2-pins0  spi2m2-cs0 spi3spi3m1-pins0  spi3m1-cs0 spi3m1-cs1 spi4spi4m1-pins0 spi4m1-cs0 tsadctsadc-shut-org uart0uart0m0-xfer 2uart1uart1m1-xfer   uart2uart2m0-xfer  uart3uart3m1-xfer   uart4uart4m2-xfer   uart5uart5m1-xfer   uart6uart6m1-xfer   uart7uart7m2-xfer   uart8uart8m1-xfer   uart9uart9m1-xfer   vopbt656gpio-functsadc-gpio-func eth0gmac0gpio-ledsled-sys-pin  led-usr-pin hym8563rtc-int pciepcie2-2-rst zpcie2-0-rst  pcie2-1-rst upcie3x2-rst  pcie3x4-rst audioheadphone-detect gpio-keykey1-pin usbvcc-5v0-host20-en vcc-5v0-host30p1-en vcc-5v0-host30p2-en usb-typecusbc0-int typec-5v-pwr-en usb@fc400000rockchip,rk3588-dwc3snps,dwc3 @@0#ref_clksuspend_clkbus_clk\host diusb2-phyusb3-phy sutmi_wide/ |S =okaysyscon@fd5b8000%rockchip,rk3588-pcie3-phy-grfsyscon [ syscon@fd5c0000$rockchip,rk3588-pipe-phy-grfsyscon \ syscon@fd5cc000$rockchip,rk3588-usbdpphy-grfsyscon \@ syscon@fd5d4000.rockchip,rk3588-usb2phy-grfsysconsimple-mfd ]@@+usb2phy@4000rockchip,rk3588-usb2phy @0#phyclk usb480m_phy1|nvphyapb=okayotg-port=okayi2s@fddc8000rockchip,rk3588-i2s-tdm ܀0#mclk_txmclk_rxhclk7xp}tx/ |vtx-m =disabledi2s@fddf4000rockchip,rk3588-i2s-tdm @099?#mclk_txmclk_rxhclk76xp}tx/ |vtx-m=okayi2s@fddf8000rockchip,rk3588-i2s-tdm ߀0++'#mclk_txmclk_rxhclk7(xp}rx/ |vrx-m=okayi2s@fde00000rockchip,rk3588-i2s-tdm 0&&"#mclk_txmclk_rxhclk7#xp}rx/ |vrx-m =disabledpcie@fe150000*rockchip,rk3588-pcierockchip,rk3568-pcie+,00@E;JOt)#aclk_mstaclk_slvaclk_dbipclkauxpipepciPsyspmcmsglegacyerr6G`Zhydt ipcie-phy/ "T @ @0 @@dbiapbconfig|&+ vpwrpipe=okaydefault vlegacy-interrupt-controller6 pcie-ep@fe150000rockchip,rk3588-pcie-epP @ @ @ @0dbidbi2apbaddr_spaceatu00@E;JOt)#aclk_mstaclk_slvaclk_dbipclkauxpipe +syspmcmsglegacyerrdma0dma1dma2dma3ydt ipcie-phy/ "|&+ vpwrpipe =disabledpcie@fe160000*rockchip,rk3588-pcierockchip,rk3568-pcie+,00AF<KPu)#aclk_mstaclk_slvaclk_dbipclkauxpipepciPsyspmcmsglegacyerr6G`Zhydt ipcie-phy/ "T @ @@0 @@@dbiapbconfig|', vpwrpipe=okaydefault v legacy-interrupt-controller6 pcie@fe170000*rockchip,rk3588-pcierockchip,rk3568-pcie, /00BG=LQ)#aclk_mstaclk_slvaclk_dbipclkauxpipepciPsyspmcmsglegacyerr6G`Zhy s dt ipcie-phy/ "T @ @0 @@dbiapbconfig|(- vpwrpipe+=okaydefault v legacy-interrupt-controller6 ethernet@fe1b0000&rockchip,rk3588-gmacsnps,dwmac-4.20a  macirqeth_wake_irq(067X]40#stmmacethclk_mac_refpclk_macaclk_macptp_ref/ !|# vstmmacethl.# =disabledmdiosnps,dwmac-mdio+stmmac-axi-config,6Frx-queues-configVqueue0queue1tx-queues-configlqueue0queue1sata@fe220000'rockchip,rk3588-dwc-ahcisnps,dwc-ahci "(0c`fUp#satapmaliverxoobrefasic+ =disabledsata-port@0 @d isata-phy  phy@fed90000rockchip,rk3588-usbdp-phy 0mW#refclkimmortalpclkutmi(|vinitcmnlanepcs_apbpma_apb     =okayphy@fee10000rockchip,rk3588-naneng-combphy 0wW #refapbpipe7G|=Dvphyapb .  =okayphy@fee80000rockchip,rk3588-pcie3-phy 0y#pclk|Hvphy .  =okay topp-table-cluster0operating-points-v2  opp-1008000000 < L L~ @opp-1200000000 G 4 4~ @opp-1416000000 Tfr ~ @ opp-1608000000 _" P P~ @opp-1800000000 kI ~~~ @opp-table-cluster1operating-points-v2 opp-1200000000 G L LB@ @opp-1416000000 Tfr  B@ @opp-1608000000 _" B@ @opp-1800000000 kI P PB@ @opp-2016000000 x) HHB@ @opp-2208000000 h llB@ @opp-2400000000  B@B@B@ @opp-table-cluster2operating-points-v2 opp-1200000000 G L LB@ @opp-1416000000 Tfr  B@ @opp-1608000000 _" B@ @opp-1800000000 kI P PB@ @opp-2016000000 x) HHB@ @opp-2208000000 h llB@ @opp-2400000000  B@B@B@ @opp-tableoperating-points-v2!opp-300000000  L L Popp-400000000 ׄ L L Popp-500000000 e L L Popp-600000000 #F L L Popp-700000000 )' ` ` Popp-800000000 / q q Popp-900000000 5 5 5 Popp-1000000000 ; P P Pchosen serial2:1500000n8leds gpio-ledsled-0  heartbeat   heartbeatdefault led-1  indicator defaultregulator-vcc-4v0-sysregulator-fixed vcc_4v0_sys= '= T0regulator-vcc-3v3-pcie20regulator-fixedvcc_3v3_pcie202Z'2ZT{regulator-vcc-3v3-sd-s0regulator-fixed vdefault'2Z2Zvcc_3v3_sd_s0Tregulator-vcc-1v1-nldo-s3regulator-fixedvcc-1v1-nldo-s3'T0adc-key-recovery adc-keys * 6buttons Gw@ adbutton-recovery TRecovery oh zBhanalog-soundsimple-audio-carddefault i2s   realtek,rt5616-codecN HeadphonesHPOLHeadphonesHPORMIC1Microphone JackMicrophone Jackmicbias10HeadphoneHeadphonesMicrophoneMicrophone Jacksimple-audio-card,cpu0simple-audio-card,codec0pwm-beeper pwm-beeper:EO pwm-fanpwm-fanT2PxcOPgpio-keys gpio-keysdefaultbutton-usern2  TUser Button o 0ir-receivergpio-ir-receiver regulator-vcc-12v-dcinregulator-fixed vcc_12v_dcin'regulator-vcc-3v3-m2-aregulator-fixed vcc_3v3_m2_a2Z'2ZTregulator-vcc-3v3-m2-bregulator-fixed vcc_3v3_m2_b2Z'2ZTregulator-vcc-3v3-m2-cregulator-fixed vcc_3v3_m2_c2Z'2ZTregulator-vcc-3v3-m2-dregulator-fixed vcc_3v3_m2_d2Z'2ZTwregulator-vcc-5v0-sysregulator-fixed vcc_5v0_sysLK@'LK@Tregulator-vcc-5v0-host-20regulator-fixed defaultvcc_5v0_host_20LK@'LK@T,regulator-vcc-5v0-host-30-p1regulator-fixed vdefaultvcc_5v0_host_30_p1LK@'LK@Tregulator-vcc-5v0-host-30-p2regulator-fixed defaultvcc_5v0_host_30_p2LK@'LK@T-regulator-vbus-5v0-typecregulator-fixed defaultvbus_5v0_typecLK@'LK@T+ compatibleinterrupt-parent#address-cells#size-cellsmodelgpio0gpio1gpio2gpio3gpio4i2c0i2c1i2c2i2c3i2c4i2c5i2c6i2c7i2c8serial0serial1serial2serial3serial4serial5serial6serial7serial8serial9spi0spi1spi2spi3spi4mmc0mmc1cpudevice_typeregenable-methodcapacity-dmips-mhzclocksassigned-clocksassigned-clock-ratescpu-idle-statesi-cache-sizei-cache-line-sizei-cache-setsd-cache-sized-cache-line-sized-cache-setsnext-level-cachedynamic-power-coefficient#cooling-cellsoperating-points-v2cpu-supplyphandleentry-methodlocal-timer-stoparm,psci-suspend-paramentry-latency-usexit-latency-usmin-residency-uscache-levelcache-unifiedportsarm,smc-idshmem#clock-cells#reset-cellsinterruptsclock-frequencyclock-output-namesinterrupt-namesrangesno-mapclock-namespower-domainsstatusmali-supplysram-supplydr_modephysphy-namesphy_typeresetssnps,dis_enblslpm_quirksnps,dis-u1-entry-quirksnps,dis-u2-entry-quirksnps,dis-u2-freeclk-exists-quirksnps,dis-del-phy-power-chg-quirksnps,dis-tx-ipgap-linecheck-quirkusb-role-switchremote-endpointsnps,dis_rxdet_inp3_quirk#iommu-cellsreset-names#phy-cellsphy-supplyrockchip,grfpinctrl-0pinctrl-namesfcs,suspend-voltage-selectorregulator-nameregulator-always-onregulator-boot-onregulator-min-microvoltregulator-max-microvoltregulator-ramp-delayvin-supplyregulator-off-in-suspenddmasdma-namesreg-shiftreg-io-width#pwm-cells#power-domain-cellspm_qosiommusreg-namesrockchip,vop-grfrockchip,vo1-grfrockchip,pmuassigned-clock-parents#sound-dai-cellsbus-range#interrupt-cellsinterrupt-map-maskinterrupt-maplinux,pci-domainmax-link-speedmsi-mapnum-lanesreset-gpiosvpcie3v3-supplyinterrupt-controllerrockchip,php-grfsnps,axi-configsnps,mixed-burstsnps,mtl-rx-configsnps,mtl-tx-configsnps,tsosnps,blensnps,wr_osr_lmtsnps,rd_osr_lmtsnps,rx-queues-to-usesnps,tx-queues-to-useports-implementedhba-port-capsnps,rx-ts-maxsnps,tx-ts-maxfifo-depthmax-frequencybus-widthcap-sd-highspeeddisable-wpno-mmcno-sdiosd-uhs-sdr104vmmc-supplyvqmmc-supplymmc-hs400-1_8vmmc-hs400-enhanced-strobeno-sdnon-removablerockchip,trcm-sync-tx-onlymbi-aliasmbi-rangesmsi-controller#msi-cellsaffinityarm,pl330-periph-burst#dma-cellsnum-csspi-max-frequencysystem-power-controllervcc1-supplyvcc2-supplyvcc3-supplyvcc4-supplyvcc5-supplyvcc6-supplyvcc7-supplyvcc8-supplyvcc9-supplyvcc10-supplyvcc11-supplyvcc12-supplyvcc13-supplyvcc14-supplyvcca-supplygpio-controller#gpio-cellspinsfunctionregulator-enable-ramp-delayregulator-suspend-microvoltregulator-on-in-suspendpolling-delay-passivepolling-delaythermal-sensorstemperaturehysteresistripcooling-devicerockchip,hw-tshut-temprockchip,hw-tshut-moderockchip,hw-tshut-polaritypinctrl-1#thermal-sensor-cells#io-channel-cellsvref-supplywakeup-sourcevbus-supplydata-rolelabelpower-rolesource-pdostry-power-rolebitsrockchip,u2phy-grfrockchip,usb-grfrockchip,usbdpphy-grfrockchip,vo-grfmode-switchorientation-switchsbu1-dc-gpiossbu2-dc-gpiosrockchip,pipe-grfrockchip,pipe-phy-grfgpio-rangesgpio-line-namesbias-pull-upbias-pull-downbias-disabledrive-strengthinput-schmitt-enablerockchip,pinsrockchip,phy-grfdata-lanesopp-sharedopp-hzopp-microvoltclock-latency-nsopp-suspendstdout-pathcolorlinux,default-triggerio-channelsio-channel-nameskeyup-threshold-microvoltpoll-intervallinux,codepress-threshold-microvoltsimple-audio-card,formatsimple-audio-card,hp-det-gpiosimple-audio-card,mclk-fssimple-audio-card,namesimple-audio-card,routingsimple-audio-card,widgetssound-daiamp-supplybeeper-hzpwmscooling-levelsfan-supplydebounce-intervalenable-active-high